## Design, Analysis and Simulation of a CMOS Double-Balanced Mixer EECE 571F

## I. Design and Results



Fig. 1. The schematic of the mixer.



Fig 2. The schematic of the inputs and outputs to the mixers (abstracted as a symbol in Cadence).

Table 1 – The component Parameters

| Components         | Function       | Values                         |
|--------------------|----------------|--------------------------------|
| R0, R1             | Drain Resistor | $R = 44.14\Omega$              |
| NM0, NM1, NM3, NM4 | LO Transistor  | $L = 45$ nm, $W = 160$ $\mu$ m |
| NM2, NM5           | RF Transistor  | $L = 45$ nm, $W = 271$ $\mu$ m |
| C0, C1             | Load Capacitor | C = 50 fF                      |

Table 2 – The DC Operating Points

| Components         | Characteristics | Values  |
|--------------------|-----------------|---------|
| NM0, NM1, NM3, NM4 | gm              | 120.1mS |
|                    | $ m V_{ds}$     | 330.7mV |
|                    | $V_{dsat}$      | 165.4mV |
| NM2, NM5           | gm              | 40.8mS  |
|                    | $V_{ m ds}$     | 66.1mV  |
|                    | $V_{dsat}$      | 341.4mV |
|                    | $I_d$           | 36.4mA  |

| Local Oscillator | Amplitude | 500mV |
|------------------|-----------|-------|
| RF Input         | Amplitude | 10mV  |



Fig. 3. The graph of the magnitude of the IF signal when the input RF signal has a magnitude of 10mV.

Based on Fig. 3. the conversion gain is determined to be 4.9815 (13.948dB).



Fig. 4. The noise figure of the device near 20MHz.





Fig. 5. The noise figure of the device between 10MHz and 150MHz.

The mixer was designed to have a noise figure of 11.995dB at 20MHz.



Fig. 6. The results of the IP3 analysis.

Based on Fig. 6, the PIIP3 is -0.65dBm.



Fig. 7. A plot for the 1dB compression point.

Based on Fig. 7. the 1dB compression point is -2.94232, which meets the design specifications.

## II. Discussion

An attempt was made to satisfy the PIIP3 requirement, however this was not possible. This is because the noise figure is inversely proportional to the PIIP3 as shown in the following relation:

$$IIP3 \propto V_{GS} - V_{TH}$$

$$\overline{V_{n_{n,in}}^2} \propto \frac{1}{g_m} \propto \frac{1}{V_{GS} - V_{TH}}$$

Satisfying the linearity requirement will cause the noise figure to become too high. I decided to minimally meet the noise requirement in order to increase the PIIP3 as much as possible nonetheless.

One strategy to reduce the noise without affecting the linearity was to scale the width and resistance values. The widths of all transistors were multiplied by an integer value  $\alpha$  and the resistances were multiplied by the reciprocal of  $\alpha$ . Unfortunately, I was still not able to achieve the PIIP3 specifications and the power consumption became very high. However, since linearity is a more important parameter than power consumption in this design, I sacrificed efficiency for a slightly higher PIIP3 value.

It is likely that a different mixer topology is required to meet both the noise and linearity specifications. A simple solution may be to add a PMOS transistor with its source at VDD and its drain at the source of the RF transistor.

Acknowledgements: These results were found in collaboration with Mario Liverant and Jyot Kiran Kaur.

## EECE STIF- Mixe Project Hand Calculations

Dante St.Prix 37764157

Methodology:
- Calculate values for an SBM with all the same specifications except
a conversion gam of 30B higher (150B instead of 120B)
Initial assurptions:

Iblos = 7mA

NDD= 1.5 N

Voo, RF = 300mV

Voblo=150mV

Apply Equations:

VR, may = VDD - [VDD, Rf + (1+ 1/2) VDD, LO] = 644mV

Ro- VR, mer = 644mV = 644R

-chase a smaller resister to practe more voltage hardrasm

A= = gm, RD RD

Av= 150B = 5.623

Jm,RD = 17.67 mS

Using a test benely 38mV & In I DemA

He required Max winth is: 17.2 pm

(ossuming L= 45 mm)

Using testbench for Mic width with proper Voo 0.15V

Requires W= 14.6 for Io = ImA (assuming (=45mm)

- This dosign did not work! The Ups of Mu was excessively high, forcing Mer into tricole. The winths for the transistors in the final report is bosed on using trial and error to find a combination of wieths that allow both transistors to be in seturation.

To convert this design to a DBM, the resistance of Ro is drubbed - The PIIPS and compression point cannot be calculated by hand.